全文获取类型
收费全文 | 2610篇 |
免费 | 259篇 |
国内免费 | 207篇 |
专业分类
电工技术 | 477篇 |
综合类 | 221篇 |
化学工业 | 37篇 |
金属工艺 | 22篇 |
机械仪表 | 89篇 |
建筑科学 | 9篇 |
矿业工程 | 14篇 |
能源动力 | 11篇 |
轻工业 | 15篇 |
水利工程 | 10篇 |
石油天然气 | 7篇 |
武器工业 | 8篇 |
无线电 | 1474篇 |
一般工业技术 | 199篇 |
冶金工业 | 16篇 |
原子能技术 | 10篇 |
自动化技术 | 457篇 |
出版年
2024年 | 3篇 |
2023年 | 33篇 |
2022年 | 13篇 |
2021年 | 27篇 |
2020年 | 56篇 |
2019年 | 61篇 |
2018年 | 55篇 |
2017年 | 81篇 |
2016年 | 71篇 |
2015年 | 80篇 |
2014年 | 122篇 |
2013年 | 195篇 |
2012年 | 125篇 |
2011年 | 152篇 |
2010年 | 155篇 |
2009年 | 140篇 |
2008年 | 151篇 |
2007年 | 154篇 |
2006年 | 185篇 |
2005年 | 139篇 |
2004年 | 127篇 |
2003年 | 115篇 |
2002年 | 108篇 |
2001年 | 103篇 |
2000年 | 77篇 |
1999年 | 80篇 |
1998年 | 65篇 |
1997年 | 47篇 |
1996年 | 62篇 |
1995年 | 63篇 |
1994年 | 41篇 |
1993年 | 50篇 |
1992年 | 29篇 |
1991年 | 25篇 |
1990年 | 22篇 |
1989年 | 16篇 |
1988年 | 13篇 |
1987年 | 4篇 |
1986年 | 4篇 |
1985年 | 7篇 |
1984年 | 4篇 |
1983年 | 6篇 |
1982年 | 4篇 |
1980年 | 1篇 |
1978年 | 1篇 |
1977年 | 4篇 |
排序方式: 共有3076条查询结果,搜索用时 15 毫秒
1.
We examine the quantum effect of cooling down the environment temperature of mesoscopic LC circuit, and find that the ground state of the circuit is no longer in the thermo vacuum state, but in a negative binomial state. We calculate energy of the circuit in this new state, which increases with the cooling of the environment. 相似文献
2.
Radio-Frequency (RF) energy harvesting must cope with the limited availability and high variability of the energy source. In this paper, the modeling of an RF harvester for ultra low power environments is presented. A mathematical model based on theoretical analysis is developed. The model demonstrates that the maximum transferred power point is located in a three-dimensional space defined by the input capacitance, the output voltage, and the load resistance of the rectifier circuit. Moreover, the mathematical model returns results in substantial agreement with the SPICE simulation results, while guaranteeing a remarkable reduction of the required computation time. Furthermore, the paper reports the implementation of a mixed signal system for the 3-D MPPT, to be embedded in an RF harvester, in a 65 nm CMOS technology. The circuit exhibits a simulated power consumption lower than 100 nW, making this solution suitable for ultra low power harvesting. 相似文献
3.
In this work we propose an optimal back plane biasing (OBB) scheme to be used in a UTBB FD SOI technology that minimizes the energy per operation consumption of sub threshold digital CMOS circuits. By using this OBB scheme, simulations show that more than 30% energy savings can be obtained with low threshold voltage (LVT) devices in comparison with classic symmetric back plane biasing (SBB) schemes. Additionally, this OBB scheme allows to adjust the performance of the circuit with very small energy penalties. A very simple and intuitive model, for sub threshold digital CMOS circuits, was developed to justify the benefits obtained by OBB. The results predicted by the model are confirmed with extensive simulation results. We show that the OBB approach can be applied easily to a given circuit just based on the information provided by a logic simulation of the circuit (or even an analysis of its structure) and simple electrical simulations of the pMOS and nMOS transistors. Finally, we show that the variability in the energy consumption is improved by using OBB and suggests that new sizing methodologies must be studied to fully benefit from the wide back plane voltage range available in UTBB FD SOI technology for the design of robust energy efficient digital circuits. 相似文献
4.
基于传统AI-EBG结构,提出了一种小尺寸的增强型电磁带隙结构,实现了从0.5~9.4 GHz的宽频带-40 dB噪声抑制深度,且下截止频率减少到数百MHz,可有效抑制多层PCB板间地弹噪声。文中同时研究了EBG结构在高速电路应用时的信号完整性问题,使用差分信号方案可改善信号完整性。 相似文献
5.
Accelerated life testing (ALT) of a field programmable gate array (FPGA) requires it to be configured with a circuit that satisfies multiple criteria. Hand-crafting such a circuit is a herculean task as many components of the criteria are orthogonal to each other demanding a complex multivariate optimization. This paper presents an evolutionary algorithm aided by particle swarm optimization methodology to generate synthetic benchmark circuits (SBC) that can be used for ALT of FPGAs. The proposed algorithm was used to generate a SBC for ALT of a commercial FPGA. The generated SBC when compared with a hand-crafted one, demonstrated to be more suitable for ALT, measured in terms of meeting the multiple criteria. The SBC generated by the proposed technique utilizes 8.37% more resources; operates at a maximum frequency which is 40% higher; and has 7.75% higher switching activity than the hand-crafted one reported in the literature. The hand-crafted circuit is very specific to the particular device of that family of FPGAs, whereas the proposed algorithm is device-independent. In addition, it took several man months to hand-craft the SBC, whereas the proposed algorithm took less than half-a-day. 相似文献
6.
Emanuel Gluskin 《International Journal of Circuit Theory and Applications》2015,43(4):524-543
The suggestion of writing, for some problems, nonlinear state equations not as dx/dt = F(x,u,t), but as dx/dt = [A(t,x)]x + [B(t,x)]u(t), which is more ‘constructive’ as re system perception and possible structural generalizations, is considered, supported by arguments related to the classification of switched circuits as linear and nonlinear. The point of the distinction is mainly that when solving dx/dt = F(x,u,t), one immediately dwells into the analytical problems related to pure mathematics, whereas for dx/dt = [A(t,x)]x + [B(t,x)]u(t), considering first a constant matrix [A], one introduces the system's physical structure and considering then [A(x)] sees the nonlinearity of the system as a dependence of the structure on the processes in it or on system's input. (This might be named structural response). The thinking in terms of structure better observes the engineering and physical degrees of freedom, which are relevant regarding applications. Some electronic systems and physical systems (e.g., hydrodynamic) are considered in these terms. The logical side is always the focus, and the pedagogical (even philosophical) side is not ignored. Copyright © 2013 John Wiley & Sons, Ltd. 相似文献
7.
AbstractModel order reduction is a common practice to reduce large order systems so that their simulation and control become easy. Nonlinearity aware trajectory piecewise linear is a variation of trajectory piecewise linearization technique of order reduction that is used to reduce nonlinear systems. With this scheme, the reduced approximation of the system is generated by weighted sum of the linearized and reduced sub-models obtained at certain linearization points on the system trajectory. This scheme uses dynamically inspired weight assignment that makes the approximation nonlinearity aware. Just as weight assignment, the process of linearization points selection is also important for generating faithful approximations. This article uses a global maximum error controller based linearization points selection scheme according to which a state is chosen as a linearization point if the error between a current reduced model and the full order nonlinear system reaches a maximum value. A combination that not only selects linearization points based on an error controller but also assigns dynamic inspired weights is shown in this article. The proposed scheme generates approximations with higher accuracies. This is demonstrated by applying the proposed method to some benchmark nonlinear circuits including RC ladder network and inverter chain circuit and comparing the results with the conventional schemes. 相似文献
8.
In this paper, a new scheme of logic function realization in dynamic positive feedback source-coupled logic (D-PFSCL) style is proposed. The existing scheme implements only NOR/OR based realization of a logic function. Thus, a complex function in D-PFSCL has high gate count which degrades the overall circuit performance measured in terms of power and delay. This paper therefore aims to resolve the issue by proposing a scheme which modifies the structure of a D-PFSCL gate. The modified gate exhibits AND/OR functionality and is used to realize various functions. Simulations have been carried out by implementing various functions and comparing their performance with the existing schemes at 1 GHz. The results of performance comparison with existing schemes indicates significant reuduction in gate count resulting in overall performance improvement. 相似文献
9.
10.
提出了一种新型能量回收电路ERCCL(能量回收电容耦合逻辑),该电路的能耗低于传统CMOS电路及其他能量回收电路.ERCCL利用电容耦合进行逻辑求值,因此可以在一个门中低能耗地实现高扇入、高复杂度的逻辑.同时ERCCL是一种阈值逻辑.所以一个基于ERCCL的系统可以大大减少逻辑门数,从而降低系统能耗.针对ERCCL提出了一种阈值逻辑综合方法.用基准电路集MCNC做了相应的实验.与SIS的综合结果相比,该方法大约减少80%的逻辑门. 相似文献