首页 | 本学科首页   官方微博 | 高级检索  
     

高速弹载记录仪存储技术研究
引用本文:刘雪飞,马铁华,刘廷辉,尤文斌,崔敏.高速弹载记录仪存储技术研究[J].火炮发射与控制学报,2016(2):25-30.
作者姓名:刘雪飞  马铁华  刘廷辉  尤文斌  崔敏
作者单位:1. 中北大学电子测试技术国家重点实验室,山西太原 030051; 中北大学仪器科学与动态测试教育部实重点实验室,山西太原 030051;2. 中北大学机电工程学院,山西太原,030051;3. 中北大学电子测试技术国家重点实验室,山西太原,030051
基金项目:山西省青年科技研究基金(2013021015-1)
摘    要:针对弹载记录仪中NAND型Flash在负延时记录时写入速度低和可靠性差的问题,提出一种新型高速负延时存储方法。在研究NAND型Flash存储器存储介质访问原理的基础上,采用当前成熟的高速率流水线存储技术,设计了一种单通道双控制总线的高速存储结构,解决了当前具有负延时的弹载记录仪存储速度的瓶颈问题。以 SOPC技术为基础,将整个控制系统构建在单片 FPGA上提高可靠性。试验结果验证了该存储体系结构单通道写入速度可达最高理论值40 MB/s,负延时容量、存储总容量根据要求可设置。

关 键 词:负延时  记录仪  高速存储  NAND  Flash

The Research of High Speed Missile-borne Recorder Storage Technology
Abstract:Aimed at the problem of low write speed and poor storage reliability of NAND flash in mis-sile-borne recorder during negative delay recording,a new high-speed negative delay storage method is presented. On the basis of the study of the principle of access to the storage medium in NAND flash memory,the method of a currently mature technology of high-speed pipeline storage was adopted through the design of a high-speed structure of single channel dual bus control,which solved the bottle-neck problem of storage speed of missile-borne recorder with negative delay. Based on SOPC (System On a Programmable Chip ) technology,the whole control system was structured on a single FPGA (Field Programmable Gate Array)for the improvement of reliability. The test results show the write speed in the storage architecture of single channel could reach the highest theoretical value of 40MB/s. In the mean time,the negative delay capacity and the total storage capacity could be set according to the requirements.
Keywords:negative delay  recorder  high-speed storage  NAND Flash
本文献已被 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号