首页 | 本学科首页   官方微博 | 高级检索  
     


A still-image encoder based on adaptive resolution vector quantization featuring needless calculation elimination architecture
Authors:Fujibayashi  M Nozawa  T Nakayama  T Mochizuki  K Konda  M Kotani  K Sugawa  S Ohmi  T
Affiliation:Dept. of Electron. Eng., Tohoku Univ., Sendai, Japan;
Abstract:A still-image encoder based on vector quantization (VQ) has been developed using 0.35-/spl mu/m triple-metal CMOS technology for encoding a high-resolution still image. The chip employs the needless calculation elimination method and the adaptive resolution VQ (AR-VQ) technique. The needless calculation elimination method can reduce computational cost of VQ encoding to 40% or less of the full-search VQ encoding, while maintaining the accuracy of full-search VQ. AR-VQ realizes a compression ratio of over 1/200 while maintaining image quality. The processor can compress a still image of 1600/spl times/2400 pixels within 1 s and operates at 66 MHz with power dissipation of 660 mW under 2.5-V power supply, which is 1000 times larger performance per unit power dissipation than the software implementation on current PCs.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号