首页 | 本学科首页   官方微博 | 高级检索  
     


Reduction of leakage current at the gate edge of SDB SOI NMOStransistor
Authors:Sung-Weon Kang Jong-Son Lyu Jin-Young Kang Sang-Won Kang Jin-Hyo Lee
Affiliation:Div. of Semicond., Electron. & Telecommun. Res. Inst., Taejon;
Abstract:Leakage current through the parasitic channel formed at the sidewall of the SOI active region has been investigated by measuring the subthreshold I-V characteristics. Partially depleted (PD, ~2500 Å) and fully depleted (FD, ~800 Å) SOI NMOS transistors of enhancement mode have been fabricated using the silicon direct bonding (SDB) technology. Isolation processes for the SOI devices were LOCOS, LOCOS with channel stop ion implantation or fully recessed trench (FRT). The electron concentration of the parasitic channel is calculated by the PISCES IIb simulation. As a result, leakage current of the FD mode SOI device with FRT isolation at the front and back gate biases of 0 V was reduced to ~pA and no hump was seen on the drain current curve
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号