首页 | 本学科首页   官方微博 | 高级检索  
     

基于FPGA的线阵CCD驱动设计
引用本文:崔岩,吴国兴,殷美琳,陆惠,顾媛媛.基于FPGA的线阵CCD驱动设计[J].现代电子技术,2011,34(10):206-207,210.
作者姓名:崔岩  吴国兴  殷美琳  陆惠  顾媛媛
作者单位:上海师范大学天华学院实习实训处,上海,201815
摘    要:电荷耦合器件(CCD)作为一种新型的光电器件,被广泛地应用于非接触测量。而CCD驱动设计是CCD应用的关键问题之一。为了克服早期CCD驱动电路体积大,设计周期长,调试困难等缺点,以线阵CCD图像传感器TCD1251UD为例,介绍一种利用可编程逻辑器件FPGA实现积分时间和频率同时可调的线阵CCD驱动方法,使用Verilog语言对驱动电路方案进行了硬件描述,采用QuartusⅡ对所设计的时序进行系统仿真。仿真结果表明,该驱动时序的设计方法是可行的。

关 键 词:线阵CCD  可编程逻辑器件  积分时间  频率

Design of Linear Array CCD Driver Based on FPGA Technology
CUI Yan,WU Guo-xing,YIN Mei-lin,LU Hui,GU Yuan-yuan.Design of Linear Array CCD Driver Based on FPGA Technology[J].Modern Electronic Technique,2011,34(10):206-207,210.
Authors:CUI Yan  WU Guo-xing  YIN Mei-lin  LU Hui  GU Yuan-yuan
Affiliation:(Section of Practice and Training,Tianhua College of Shanghai Normal University,Shanghai 201815,China)
Abstract:The charge coupled device (CCD) as a new photoelectric device is widely used in non-contacted measurement. The design of CCD driver is one of the most important aspects of CCD applications. Taking linear CCD image sensor TCD1251UD as example, a driving method of linear array CCD is introduced to make the integration time and frequency tuned simultaneously with a field programmable logical devices FPGA to overcome the disadvantages of big eubage, complicated design and difficult debug in previous CCD driving circuit. Verilog is used to describe the hardware of the driving circuit scheme. QuartusⅡ is adopted to simulate the designed time sequence. The simulation demonstrates that the method is feasible.
Keywords:linear array CCD  programmable logical device  integration time  frequency
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号