首页 | 本学科首页   官方微博 | 高级检索  
     

一种12位50MS/s CMOS流水线A/D转换器
引用本文:张欧,王新安,葛彬杰.一种12位50MS/s CMOS流水线A/D转换器[J].现代电子技术,2011,34(12):176-179.
作者姓名:张欧  王新安  葛彬杰
作者单位:北京大学,深圳研究生院,集成微系统重点实验室,广东深圳518055
摘    要:采用TSMC 0.18μm 1P6M工艺设计了一个12位50 MS/s流水线A/D转换器(ADC)。为了减小失真和降低功耗,该ADC利用余量增益放大电路(MDAC)内建的采样保持功能,去掉了传统的前端采样保持电路;采用时间常数匹配技术,保证输入高频信号时,ADC依然能有较好的线性度;利用数字校正电路降低了ADC对比较器失调的敏感性。使用Cadence Spectre对电路进行仿真。结果表明,输入耐奎斯特频率的信号时,电路SNDR达到72.19 dB,SFDR达到88.23 dB。当输入频率为50 MHz的信号时,SFDR依然有80.51 dB。使用1.8 V电源电压供电,在50 MHz采样率下,ADC功耗为128 mW。

关 键 词:A/D转换器  流水线结构  时间常数匹配  数字校正

A 12-bit 50 MS/s CMOS Pipelined A/D Converter
ZHANG Ou,WANG Xin-an,GE Bin-jie.A 12-bit 50 MS/s CMOS Pipelined A/D Converter[J].Modern Electronic Technique,2011,34(12):176-179.
Authors:ZHANG Ou  WANG Xin-an  GE Bin-jie
Affiliation:ZHANG Ou,WANG Xin-an,GE Bin-jie(Key Laboratory of Integrated Microsystems,Shenzhen Graduate School of Peking University,Shenzhen 518055,China)
Abstract:A 12-bit 50 MS/s CMOS pipelined A/D converter(ADC) is presented.This ADC is implemented in the TSMC 0.18 μm 1P6M CMOS process.In this circuit,the traditional sample and hold module is totally removed by taking advantage of the inherent sample and hold function of multiplying DAC(MDAC)to reduce power consumption and distortion.In order to maintain good linearity when input is high frequency signal,this ADC employs time-constant matching techniques.Meanwhile,digital calibration technique helps ADC to be less sensitive to comparator offset.The A/D converter is simulated by Cadence Spectre.The result shows that the converter achieves an SNDR of 72.19 dB and an SFDR of 88.23 dB at Nyquist input.It still maintains an SFDR of 80.51 dB at 50 MHz input.At 50MHz sampling rate,this ADC consumes 128 mW from a 1.8 V supply.
Keywords:A/D converter  pipelined architecture  time-constant matching  digital calibration  
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号