首页 | 本学科首页   官方微博 | 高级检索  
     


Noise-Insensitive Digital BIST for any PLL or DLL
Authors:Stephen Sunter  Aubin Roy
Affiliation:(1) LogicVision (Canada), Inc., 1565 Carling Avenue, Ottawa, ON, Canada, K1Z 8R1
Abstract:PLLs are the heart of most SoCs, so their performance affects many tests. Practical, published PLL BIST approaches cannot measure <10 ps RMS jitter or >1 GHz. This paper describes how a SerDes undersampling DFT technique was adapted to test multiple PLLs and DLLs for jitter, phase error, output frequency, duty cycle, lock time, and lock range. Two techniques for cancelling random and systematic noise are also described. The multi-GHz range, sub-picosecond jitter noise floor, and minimal silicon area are better than for any previous silicon-proven DFT or BIST that needs no calibration or analog circuitry. FPGA implementation results are provided.
Contact Information Aubin RoyEmail:
Keywords:Mixed-signal test  PLL  DLL  Design for test  Jitter  BIST
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号