首页 | 本学科首页   官方微博 | 高级检索  
     


Fixed latency on-chip interconnect for hardware spiking neural network architectures
Authors:Sandeep Pande  Fearghal Morgan  Gerard Smit  Tom Bruintjes  Jochem Rutgers  Brian McGinley  Seamus Cawley  Jim Harkin  Liam McDaid
Affiliation:1. Bio-Inspired Electronics and Reconfigurable Computing, National University of Ireland, Galway, Ireland;2. Computer Architecture for Embedded Systems, University of Twente, Enschede, The Netherlands;3. Intelligent Systems Research Centre, University of Ulster, Derry, UK
Abstract:Information in a Spiking Neural Network (SNN) is encoded as the relative timing between spikes. Distortion in spike timings can impact the accuracy of SNN operation by modifying the precise firing time of neurons within the SNN. Maintaining the integrity of spike timings is crucial for reliable operation of SNN applications. A packet switched Network on Chip (NoC) infrastructure offers scalable connectivity for spike communication in hardware SNN architectures. However, shared resources in NoC architectures can result in unwanted variation in spike packet transfer latency. This packet latency jitter distorts the timing information conveyed on the synaptic connections in the SNN, resulting in unreliable application behaviour.
Keywords:Network on Chip (NoC)  Spiking Neural Networks (SNN)  Synaptic connectivity  Latency jitter
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号