首页 | 本学科首页   官方微博 | 高级检索  
     


Design and Verification of High-Speed VLSI Physical Design
Authors:Dian?Zhouzhoud@fudaneducn" title="zhoud@utdallasedu  Email author" target="_blank">zhoud@fudaneducn" itemprop="email" data-track="click" data-track-action="Email author" data-track-label="">Email author  Rui-Ming?Li
Affiliation:(1) Department of Electrical Engineering, The University of Texas at Dallas, Richardson, TX, 75083-0688, U.S.A.;(2) School of Microelectronics, Fudan University, Shanghai, 200433, P.R. China
Abstract:With the rapid development of deep submicron (DSM) VLSI circuit designs, many issues such as time closure and power consumption are making the physical designs more and more challenging. In this review paper we provide readers with some recent progress of the VLSI physical designs. The recent developments of floorplanning and placement, interconnect effects, modeling and delay, buffer insertion and wire sizing, circuit order reduction, power grid analysis, parasitic extraction, and clock signal distribution are briefly reviewed.
Keywords:VLSI  physical design  floorplanning and placement  interconnect  delay  wire sizing  buffer insertion  power  order reduction  power grid  parameter extraction  clock distribution
本文献已被 CNKI 维普 万方数据 SpringerLink 等数据库收录!
点击此处可从《计算机科学技术学报》浏览原始摘要信息
点击此处可从《计算机科学技术学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号