An integrated 0.35 μm CMOS optical receiver with clock and data recovery circuit |
| |
Authors: | Yi-Ju Chen |
| |
Affiliation: | Department of Electrical, Electronic and Computer Engineering, University of Pretoria, 0002 Pretoria, South Africa |
| |
Abstract: | This paper presents an integrated optical receiver that operates at 1 Gb/s in a standard 0.35 μm digital CMOS technology. The receiver consists of an integrated CMOS photodetector, a transimpedance amplifier (TIA) followed by a post-amplification stage and a dual-loop clock and data recovery (CDR) circuit. At a wavelength of 860 nm, the circuit requires an average light input power of −19.7 dBm to obtain a bit-error rate (BER) of 10−12. The complete receiver consumes a total power of approximately 155 mW from a 3.3-V supply. The core circuit area is 0.85×1.32 mm2. |
| |
Keywords: | CMOS integrated photodetector Dual-loop clock and data recovery Optical receiver |
本文献已被 ScienceDirect 等数据库收录! |