AVS视频解码中帧内预测模块的硬件化设计及SoPC验证 |
| |
引用本文: | 刘家良,任怀鲁,陈新华. AVS视频解码中帧内预测模块的硬件化设计及SoPC验证[J]. 电子技术应用, 2009, 35(10) |
| |
作者姓名: | 刘家良 任怀鲁 陈新华 |
| |
作者单位: | 山东科技大学,信息科学与工程学院,山东,青岛,266510;山东科技大学,信息科学与工程学院,山东,青岛,266510;山东科技大学,信息科学与工程学院,山东,青岛,266510 |
| |
摘 要: | ![]() 论述了适用于AVS解码器的帧内预测模块硬件化设计,提出了一种关键路径更短、占用资源更少的可重构运算单元(PE),利于流水线设计,可以提高运行频率。在参考样本管理方案中采用了一种环形RAM预加载方案,可以有效地提高预测速度。通过在Cyclone Ⅱ FPGA上进行测试,证明该帧内预测模块可正常工作在100 MHz频率下,解码速度提高了19.4%。
|
关 键 词: | 帧内预测 AVS视频编码标准 硬件加速 SoPC |
Hardware design of intra-prediction for AVs video decoder & SoPC verification |
| |
Abstract: | ![]() This paper mainly presents the hardware design of intra-prediction for AVS video decoder. The design brings up a reusable PE whose critial path is shorter and can economize the hardware resource. This PE contributes to pipeline design and inproves the runing frequency. What is more, we adopt a kind of ring-RAM pred-load method to accelerate the intra-prediction. By being tested on the Cyclone Ⅱ FPGA, the intra-prediction module is proved to work well with 100 MHz, and the decoding speed is increased by 19.4%. |
| |
Keywords: | SoPC |
本文献已被 万方数据 等数据库收录! |
|