首页 | 本学科首页   官方微博 | 高级检索  
     


Resynthesis of Combinational Circuits for Path Count Reduction and for Path Delay Fault Testability
Authors:Angela Krstić  Kwang-Ting Cheng
Affiliation:(1) Department of Electrical and Computer Engineering, University of California, Santa Barbara, CA, 93106
Abstract:
Path delay fault model is the most suitable model for detectingdistributed manufacturing defects which can cause delayfaults. However, the number of paths in a modern design can beextremely large and the path delay testability of many practicaldesigns is very low. In this paper we show how to resynthesize acombinational circuit in order to reduce the total number of paths inthe circuit. Our results show that it is possible to obtain circuitswith a significant reduction in the number of paths while notincreasing area and/or delay of the longest sensitizable path in thecircuit.Research on path delay testing shows that in many circuits a largeportion of paths does not have a test that can guarantee detection ofa delay fault. The path delay testability of a circuit would increaseif the number of such paths is reduced. We show that addition of asmall number of test points into the circuit can help reducing thenumber of such paths in the given design.
Keywords:VLSI testing  delay testing  resynthesis for testability  path delay faults  timing defects
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号