Enhanced switched-current comparator |
| |
Authors: | Worapishet A. Hughes J.B. Toumazou C. |
| |
Affiliation: | Dept. of Telecommun. Eng., Mahanakorn Univ. of Technol., Bangkok; |
| |
Abstract: | Practical techniques for accuracy and speed enhancement in switched-current (SI) comparators are presented. Both techniques require minimum added complexity and, more importantly, possess no performance penalty for the comparator in terms of noise and power. Extensive simulations indicate an enhanced SI comparator with an improvement in resolution of >2.5 bit/s and a speed increase of a factor of 1.35 over those of the basic SI comparator. This makes it feasible for the implementation of an SI comparator with >8.5 bit resolution at an operating speed of >270 MHz for a power consumption of <1.7 mW |
| |
Keywords: | |
|
|