首页 | 本学科首页   官方微博 | 高级检索  
     


A Test Time Reduction Algorithm for Test Architecture Design for Core-Based System Chips
Authors:Sandeep Kumar Goel  Erik Jan Marinissen
Affiliation:(1) Philips Research Laboratories, IC Design—Digital Design & Test, 5656 AA Eindhoven, The Netherlands
Abstract:
This paper deals with the design of SOC test architectures which are efficient with respect to required ATE vector memory depth and test application time. We advocate the usage of a TestRail Architecture, as this architecture, unlike others, allows not only for efficient core-internal testing, but also for efficient testing of the circuitry external to the cores. We present a novel heuristic algorithm that effectively optimizes the TestRail Architecture for a given SOC by efficiently determining the number of TestRails and their widths, the assignment of cores to the TestRails, and the wrapper design per core. Experimental results for four benchmark SOCs show that, compared to previously published algorithms, we obtain comparable or better test times at negligible compute time.
Keywords:SOC-test  TAM and wrapper design  test scheduling
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号