A clock generator with cascaded dynamic frequency counting loops for wide multiplication range applications |
| |
Authors: | Pao-Lung Chen Ching-Che Chung Jyh-Neng Yang Chen-Yi Lee |
| |
Affiliation: | Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan; |
| |
Abstract: | ![]() This work presents a clock generator with cascaded dynamic frequency counting (DFC) loops for wide multiplication range applications. The DFC loop, which uses variable time period to estimate and tune the frequency of the digitally controlled oscillator (DCO), enhances the resolution of frequency detection. The conventional phase-frequency detector (PFD) and programmable divider are replaced with a digital arithmetic comparator and a DCO timing counter. The value in the DCO timing counter is separated into quotient and remainder vectors. A threshold region is set in the remainder vector to reduce the influence of jitter variation in frequency detection. The loop stability can be retained by cascading two DFC loops when the multiplication factor (N) is large. The proposed clock generator achieves a multiplication range from 4 to 13 888 with output peak-to-peak jitter less than 2.8% of clock period. A test chip for the proposed clock generator is fabricated in 0.18-/spl mu/m CMOS process with core area of 0.16 mm/sup 2/. Power consumption is 15 mW @ 378 MHz with 1.8-V supply voltage. |
| |
Keywords: | |
|
|