首页 | 本学科首页   官方微博 | 高级检索  
     

基于FPGA的低杂散直接数字频率合成器设计与实现
引用本文:习莹冰,杨健.基于FPGA的低杂散直接数字频率合成器设计与实现[J].电子器件,2011,34(2):199-201.
作者姓名:习莹冰  杨健
作者单位:贵州大学理学院,贵阳,550025
摘    要:在分析了DDS其杂散来源及已有抑制方法的基础上,提出了一种新的有效抑制杂散的方法,经三角函数变换,将通常被舍掉的相位累加器输出的低B位利用起来.在Simulink中进行了仿真,结果显示在相位累加器位宽为32 bit,查找表寻址位数为12 bit时,较之未经优化的DDS,其杂散改善了60 dB.用Verilog语言设计实...

关 键 词:直接数字频率合成系统(DDS)  相位截断  杂散抑制  频谱纯度

A Low-Spurious Direct Digital Frequency Synthesis Based on FPGA
XI Yingbing,YANG Jian.A Low-Spurious Direct Digital Frequency Synthesis Based on FPGA[J].Journal of Electron Devices,2011,34(2):199-201.
Authors:XI Yingbing  YANG Jian
Affiliation:(College of Science,Guizhou University,Guiyang 550025,China)
Abstract:After analyzing the principle of DDS,the causes for its spur and some methods to reduce spurs,a new and effective method of spur-reducing was proposed.Using the trigonometric transformation,the low B-bits which were usually be truncated in the output of phase accumulator were utilized.The results in Simulink appeared that the spurious performance of the optimized DDS was improved to 60 dB,when the phase accumulator is 32 bit and 12 bit wide for look-up table addressing.The DDS was implemented in the FPGA by using the Verilog language as a design input,and finally an ideal sine wave was observed by oscilloscope.
Keywords:DDS(Direct Digital Frequency Synthesis)  phase truncation  spur-reducing  spectral purity
本文献已被 CNKI 万方数据 等数据库收录!
点击此处可从《电子器件》浏览原始摘要信息
点击此处可从《电子器件》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号