首页 | 本学科首页   官方微博 | 高级检索  
     


A 2.5-V, 333-Mb/s/pin, 1-Gbit, double-data-rate synchronous DRAM
Authors:Hongil Yoon Gi-Won Cha Changsik Yoo Nam-Jong Kim Keum-Yong Kim Chang Ho Lee Kyu-Nam Lim Kyuchan Lee Jun-Young Jeon Tae Sung Jung Hongsik Jeong Tae-Young Chung Kinam Kim Soo In Cho
Affiliation:Memory Product & Technol. Div., Samung Electron. Co. Ltd., Kyungki;
Abstract:
A double data rate (DDR) at 333 Mb/s/pin is achieved for a 2.5-V, 1-Gb synchronous DRAM in a 0.14-μm CMOS process. The large density of integration and severe device fluctuation present challenges in dealing with the on-chip skews, packaging, and processing technology. Circuit techniques and schemes of outer DQ and inner control (ODIC) chip with a non-ODIC package, cycle-time-adaptive wave pipelining, and variable-stage analog delay-locked loop with the three-input phase detector can provide precise skew controls and increased tolerance to processing variations. DDR as a viable high-speed and low-voltage DRAM I/O interface is demonstrated
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号