首页 | 本学科首页   官方微博 | 高级检索  
     


Structural Fault Based Specification Reduction for Testing Analog Circuits
Authors:Soon-Jyh Chang  Chung Len Lee  Jwu E Chen
Affiliation:(1) Department of Electronic Engineering & Institute of Electronics, National Chiao Tung University, Hsin-Chu, Taiwan, Republic of China;(2) Department of Electrical Engineering, Chung-Hua University, Hsin-Chu, Taiwan, Republic of China
Abstract:Specification reduction can reduce test time, consequently, test cost. In this paper, a methodology to reduce specifications during specification testing for analog circuit is proposed and demonstrated. It starts with first deriving relationships between specifications and parameter variations of the circuit-under-test (CUT) and then reduces specifications by considering bounds of parameter variations. A statistical approach by taking into account of circuit fabrication process fluctuation is also employed and the result shows that the specification reduction depends on the testing confidence. A continuous-time state-variable benchmark filter circuit is applied with this methodology to demonstrate the effectiveness of the approach.
Keywords:analog test  test cost reduction  specification-based test  fault-based test
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号