Efficient VLSI array processing structures for adaptive quadratic digital filters |
| |
Authors: | Yuang Lou Chrysostomos L. Nikias Anastasios N. Venetsanopoulos |
| |
Affiliation: | (1) Communications and Digital Signal Processing (CDSP) Center, Department of Electrical and Computer Engineering, Northeastern University, 02115 Boston, Massachusetts, USA;(2) Department of Electrical Engineering, University of Toronto, M5S1A4 Toronto, Canada |
| |
Abstract: | ![]() In this paper we introduce a class of efficient architectures for adaptive quadratic digital filters. These architectures are based on the LMS algorithm and use the rank compressed lower-upper (LU) triangular deomposition method. These architectures exhibit high parallelism as well as great modularity and regularity. We also consider affiliated VLSI array processing structures and compare these in terms of hardware cost and data throughput delay. For comparison purposes, the distributed arithmetic structures of adaptive quadratic filters are also included in the paper. Finally, the convergence performance of the adaptive quadratic filters is tested via benchmark simulation examples.This work was supported by National Science Foundation Grant ECS-8601307. |
| |
Keywords: | |
本文献已被 SpringerLink 等数据库收录! |
|