首页 | 本学科首页   官方微博 | 高级检索  
     


Design and performance analysis of a nanoscaled inverter based on wrap-aroundgate nanowire MOSFETs
Authors:Seyedi  A Pavel  AA Sharma  AK Islam  NE
Affiliation:Department of Electrical and Computer Engineering, University of Southern California;
Abstract:The design and analysis of a silicon nanowire inverter with a wrap-around-gate nMOS is presented and its performance is compared with that of a conventional inverter. The analysis shows that the nano-channel structure design can improve carrier mobility by suppressing the transverse component of the electric field. This results in an enhancement in the current drive of the nMOS, and contributes to lowering power consumption and the switching delay. Simulated power consumption and rise time of the proposed design was found to be about 20 μW and 0.5 ns, respectively, compared with 2.5 mW and 1.5 ns achievable with conventional planar MOSFETs. Investigation of the gate length shows that a nMOS with shorter gates have an improved switching response compared with long channel devices.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号