首页 | 本学科首页   官方微博 | 高级检索  
     


An 80-ns 1-Mb flash memory with on-chip erase/erase-verifycontroller
Authors:Seki   K. Kume   H. Ohji   Y. Kobayashi   T. Hiraiwa   A. Nishida   T. Wada   T. Komori   K. Izawa   K. Nishimoto   T. Kubota   Y. Shoji   K.
Affiliation:Hitachi Ltd., Tokyo;
Abstract:An internal erase and erase-verify control system has been implemented in an electrically erasable, reprogrammable, 80-ns 1-Mb flash memory, which is suitable for in-system reprogram applications. The memory utilizes a one-transistor type cell with a cell area of 10.4 μ2. The die area is 32.3 mm2. An erase mode is initiated by a 50-ns pulse. An erase and erase-verify sequence is automatically conducted in a chip without any further external control. The internal status can be checked through a status-polling mode. The 80-ns access time results from advanced sense amplifiers as well as low-resistance polysilicide word lines and scaled periphery transistors. To realize high-sensitivity, high-speed sense circuits, a pMOS transistor (whose gate is connected to its drain) is used as a load transistor
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号