首页 | 本学科首页   官方微博 | 高级检索  
     

基于比较器的四值电流型CMOS加减电路设计
引用本文:姚茂群,刘志强.基于比较器的四值电流型CMOS加减电路设计[J].电子与信息学报,2023,45(5):1852-1858.
作者姓名:姚茂群  刘志强
作者单位:杭州师范大学信息科学与技术学院 杭州 311121
基金项目:国家自然科学基金(61771179)
摘    要:该文通过对电流型CMOS电路的阈值控制引入了多值电流型比较器。与2值逻辑电路相比,多值逻辑电路的单条导线允许更多的信息传输。相较于电压信号,电流信号易实现加、减等算术运算,在多值逻辑的设计上更加方便。同时提出了基于比较器的4值基本单元设计方法,实现了4值取大、取小以及反向器的设计,在此基础上设计实现了加法器和减法器。该设计方法在2值、3值以及n值逻辑上同样适用。实验结果表明所设计的电路具有正确的逻辑功能,较之相关文献电流型CMOS全加器有更低的功耗和更少的晶体管数。

关 键 词:CMOS  多值逻辑  电流型  比较器
收稿时间:2022-03-31

Design of Quaternary Logic Current Mode CMOS Add-subtract Circuit Based on Comparator
YAO Maoqun,LIU Zhiqiang.Design of Quaternary Logic Current Mode CMOS Add-subtract Circuit Based on Comparator[J].Journal of Electronics & Information Technology,2023,45(5):1852-1858.
Authors:YAO Maoqun  LIU Zhiqiang
Affiliation:School of Information Science and Technology , Hangzhou Normal University, Hangzhou 311121, China
Abstract:A multiple valued current mode comparator is introduced to control the threshold of current mode CMOS circuits. Compared with binary logic circuits, a single wire of multiple valued logic circuits allows more information transmission. Compared with voltage signal, current signal is easy to realize arithmetic operations, such as addition and subtraction, which is more convenient in the design of multiple valued logic. At the same time, the design method of quaternary valued basic unit based on comparator is proposed, and the designs of quaternary valued max, min and inverter are realized. On this basis, full adder and subtractor are designed and realized. The design method is also applicable to binary, ternary and n-valued logic. The experimental results show that the designed circuit has correct logic function, lower power consumption and fewer transistors than the current mode CMOS full adder in the relevant literature.
Keywords:
点击此处可从《电子与信息学报》浏览原始摘要信息
点击此处可从《电子与信息学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号