首页 | 本学科首页   官方微博 | 高级检索  
     


Efficient hardware architecture based on generalized Hebbian algorithm for texture classification
Authors:Shiow-Jyu LinAuthor Vitae  Yi-Tsan HungAuthor VitaeWen-Jyi HwangAuthor Vitae
Affiliation:a Department of Computer Science and Information Engineering, National Taiwan Normal University, Taipei 116, Taiwan
b Department of Electronic Engineering, National Ilan University, Yilan 260, Taiwan
Abstract:The objective of this paper is to present an efficient hardware architecture for generalized Hebbian algorithm (GHA). In the architecture, the principal component computation and weight vector updating of the GHA are operated in parallel, so that the throughput of the circuit can be significantly enhanced. In addition, the weight vector updating process is separated into a number of stages for lowering area costs and increasing computational speed. To show the effectiveness of the circuit, a texture classification system based on the proposed architecture is designed. It is embedded in a system-on-programmable-chip (SOPC) platform for physical performance measurement. Experimental results show that the proposed architecture is an efficient design for attaining both high speed performance and low area costs.
Keywords:Generalized Hebbian algorithm   Principal component analysis   System-on-programmable-chip
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号