首页 | 本学科首页   官方微博 | 高级检索  
     


An Efficient Memory Organization for High-ILP Inner Modem Baseband SDR Processors
Authors:Bjorn De Sutter  Osman Allam  Praveen Raghavan  Roeland Vandebriel  Hans Cappelle  Tom Vander Aa  Bingfeng Mei
Affiliation:(1) Ghent University and Vrije Universiteit Brussel, Sint-Pietersnieuwstraat 41, 9000 Ghent, Belgium;(2) Interuniversity Micro-Electronics Center (IMEC), Kapeldreef 75, 3001 Heverlee, Belgium
Abstract:This paper presents a memory organization for SDR inner modem baseband processors that focus on exploiting ILP. This memory organization uses power-efficient, single-ported, interleaved scratch-pad memory banks to provide enough bandwidth to a high-ILP processors. A system of queues in the memory interface is used to resolve bank conflicts among the single-ported banks, and to spread long bursts of conflicting accesses to the same bank over time. Bank address rotation is used to spread long bursts of conflicting accesses over multiple banks. All proposed techniques have been implemented in hardware, and are evaluated for a number of different wireless communication standards. For the 11a|n benchmarks, the overhead of stall cycles resulting from unresolved bank conflicts can be reduced to below 2% with the proposed organization. For 3GPP-LTE, the most demanding wireless standard we evaluated, the overhead is reduced to less than 0.13%. This is achieved with little energy and area overhead, and without any bank-aware compiler support.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号