首页 | 本学科首页   官方微博 | 高级检索  
     


A 300-MS/s 14-bit digital-to-analog converter in logic CMOS
Authors:Hyde   J. Humes   T. Diorio   C. Thomas   M. Figueroa   M.
Affiliation:Impinj Inc., Seattle, WA, USA;
Abstract:
Describes a floating-gate trimmed 14-bit 300-MS/s current-steered digital-to-analog converter (DAC) fabricated in 0.25- and 0.18-/spl mu/m CMOS logic processes. We trim the static integral nonlinearity to /spl plusmn/0.3 least significant bits using analog charge stored on floating-gate pFETs. The DAC occupies 0.44mm/sup 2/ of die area, consumes 53 mW at 250 MHz, allows on-chip electrical trimming, and achieves better than 72-dB spur-free dynamic range at 250 MS/s.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号