首页 | 本学科首页   官方微博 | 高级检索  
     


A high-speed sensing scheme for 1T dynamic RAMs utilizing theclamped bit-line sense amplifier
Authors:Blalock   T.N. Jaeger   R.C.
Affiliation:Dept. of Electr. Eng., Auburn Univ., AL;
Abstract:A clamped-bit-line sense amplifier (CBLSA) capable of very high-speed operation in one-transistor (1T) DRAM applications has been developed. Results from an experimental test chip demonstrate that the speed of the new circuit is insensitive to bit-line capacitance. Circuit speed is also found to be insensitive to the initial bit-line difference voltage. The CBLSA maintains a low impedance fixed potential on the bit lines during sensing, virtually eliminating sensitivity to inter-bit-line noise coupling and minimizing power supply bounce during sensing. The new sense amplifier operates at higher speeds than conventional circuits and still dissipates less power
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号