Fault Leveling Techniques for Yield and Reliability Enhancement of NAND Flash Memories |
| |
Authors: | Shyue-Kung Lu Shang-Xiu Zhong Masaki Hashizume |
| |
Affiliation: | 1.Department of Electrical Engineering,National Taiwan University of Science and Technology,Taipei,Taiwan;2.Institute of Technology and Science,Tokushima University,Tokushima,Japan |
| |
Abstract: | Novel fault leveling techniques based on address remapping (AR) are proposed in this paper. We can change the logical-to-physical address mapping of the page buffer such that faulty cells within a flash page can be evenly distributed into different codewords. Therefore, the adopted ECC scheme can correct them effectively. Based on the production test or on-line BIST results, the fault bitmap can be used for executing the heuristic fault leveling analysis (FLA) algorithm and evaluating control words used to steer fault leveling. A new page buffer architecture suitable for address remapping is also proposed. According to experimental results, repair rate, yield, and reliability can be improved significantly with negligible hardware overhead. |
| |
Keywords: | |
本文献已被 SpringerLink 等数据库收录! |
|