首页 | 本学科首页   官方微博 | 高级检索  
     

二维离散5/3小波变换并行VLSI结构设计
引用本文:杜会斌,周旭,张学庆,吴晓娟. 二维离散5/3小波变换并行VLSI结构设计[J]. 无线电通信技术, 2006, 32(6): 39-41
作者姓名:杜会斌  周旭  张学庆  吴晓娟
作者单位:1. 山东大学信息科学与工程学院,山东,济南,250100
2. 中国电子科技集团公司第54研究所,河北,石家庄,050081
摘    要:
提出了一种基于提升算法的二维离散5/3小波变换(DWT)高效并行VLSI结构设计方法。该方法使得行和列滤波器同时进行滤波,采用流水线设计方法处理,在保证同样的精度下,大大减少了运算量,提高了变换速度,节约了硬件资源。该方法已通过了VerilogHDL行为级仿真验证,可作为单独的IP核应用在JPEG2000图像编、解码芯片中。该结构可推广到9/7小波提升结构。

关 键 词:二维离散5/3小波变换  VLSI  并行结构  提升方法
文章编号:1003-3114(2006)06-39-3
收稿时间:2006-01-25
修稿时间:2006-01-25

Parallel VLSI architecture design for 2D-Discrete 5/3 wavelet transform
DU Hui-bin,ZHOU Xu,ZHANG Xue-qing,WU Xiao-juan. Parallel VLSI architecture design for 2D-Discrete 5/3 wavelet transform[J]. Radio Communications Technology, 2006, 32(6): 39-41
Authors:DU Hui-bin  ZHOU Xu  ZHANG Xue-qing  WU Xiao-juan
Abstract:
A parallel pipelined architecture that performs the forward and inverse 5/3 discrete wavelet transform (DWT) is proposed by using a lifting-based scheme. The architecture uses the row and column filters for filtering simultaneously. The whole architecture is optimized in the pipeline design way to increase the transform speed, and achieve higher hardware utilization. Finally, the architecture has been implemented in behavioral Verilog HDL. The architecture can be used as a compact and independent IP core for JPEG2000 VLSI implementation and various real-time image/video applications,and can be applied to 9/7 discrete wavelet transform.
Keywords:2D discrete 5/3 wavelet transform  VLSI  parallel architecture  lifting scheme
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号