首页 | 本学科首页   官方微博 | 高级检索  
     


A compile-time scheduling heuristic for interconnection-constrainedheterogeneous processor architectures
Authors:Sih   G.C. Lee   E.A.
Affiliation:Qualcomm Inc., San Diego, CA;
Abstract:The authors present a compile-time scheduling heuristic called dynamic level scheduling, which accounts for interprocessor communication overhead when mapping precedence-constrained, communicating tasks onto heterogeneous processor architectures with limited or possibly irregular interconnection structures. This technique uses dynamically-changing priorities to match tasks with processors at each step, and schedules over both spatial and temporal dimensions to eliminate shared resource contention. This method is fast, flexible, widely targetable, and displays promising performance
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号