首页 | 本学科首页   官方微博 | 高级检索  
     


A recommended error control architecture for ATM networks withwireless links
Authors:Cain  JB McGregor  DN
Affiliation:Harris Corp., Melbourne, FL;
Abstract:This paper provides performance results through analysis and simulation for key error control problems encountered in using wireless links to transport asynchronous transfer mode (ATM) cells. Problems considered include the forward-error correction (FEC) and interleaving at the physical layer, the impact of wireless links on the ATM cell header-error control (HEC) sand cell delineation (CD) functions, the application of data link automatic repeat-request (ARQ) for traffic requiring reliable transport, and the impact of the choice of end-to-end ARQ protocol for reliable service. We conclude that it is very important to make the physical layer as SONET-like as possible through the use of powerful FEC, interleaving, and ARQ. These additional error control measures are especially necessary for disturbed channels because of the degrading effects of the channel on higher-layer functions. A recommended error control architecture is given with tradeoffs
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号