首页 | 本学科首页   官方微博 | 高级检索  
     


Capacity-constrained scheduling for a logic IC final test facility
Authors:J T Lin  F K Wang  W T Lee
Affiliation:1. Department of Industrial Engineering and Engineering Management , National Tsing Hua University , Kuang Fu Road, Hsinchu 300, Taiwan, R.O.C.;2. Department of Industrial Engineering and Management , National Taipei University of Technology , Taipei, 106, Taiwan, R.O.C.
Abstract:A capacity-constrained scheduling using the concept of the theory of constraints for a semiconductor Logic IC final test operation is presented. The scheduling of the IC final test considers unrelated parallel machines with multiple constraint problems. A broad product mix, variable lot sizes and yields, long and variable set-up times, as well as limited test equipment capacity characterize the operations in this test facility. Discrete event simulation models based on e-M-Plant? are developed to implement the capacity-constrained scheduling algorithm. A comparison is also made with other rules, which are combinations of the rules such as first come first serve and earliest due date for the order scheduling, and the rules such as minimum set-up time, shortest processing time and shortest set-up time plus processing time for the dispatching test equipment. The simulation results show that the proposed capacity-constrained scheduling outperforms other rules for the committed volume performance in many different operational conditions. Directions for future research are also presented.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号