首页 | 本学科首页   官方微博 | 高级检索  
     

基于FPGA的智能点钞机设计与实现
引用本文:冯济琴,吴敏,王先全,郑方燕.基于FPGA的智能点钞机设计与实现[J].重庆工学院学报,2009,23(5):94-97.
作者姓名:冯济琴  吴敏  王先全  郑方燕
作者单位:重庆理工大学电子信息与自动化学院;重庆理工大学重庆汽车学院;
基金项目:国家自然科学基金青年基金资助项目(50805150)
摘    要:针对目前市场上点钞机鉴伪技术普遍存在采样速率低、不能完全采样每张纸币的特征的情况,采用FPGA控制AD转换器多通道动态分析纸币的荧光、纸质、磁性等特征值,设计一种具有鉴伪准确度高的智能点钞机.该点钞机硬件MCU采用PH ILIPS的ARMLPC2138,软件根据特征值模板数据库编制.测试结果表明,该点钞机可使漏辨率和误辨率大大降低.

关 键 词:点钞机  FPGA  鉴伪  漏辨率  误辨率  

Design and Implementation of a Smart Banknote Counter Based On FPGA
FENG Ji-qina,WU Minb,WANG Xian-Quana,ZHENG Fang-yana.Design and Implementation of a Smart Banknote Counter Based On FPGA[J].Journal of Chongqing Institute of Technology,2009,23(5):94-97.
Authors:FENG Ji-qina  WU Minb  WANG Xian-Quana  ZHENG Fang-yana
Affiliation:a.School of Electronic Information and Automation;b.Chongqing Institute of Automobile;Chongqing University of Technology;Chongqing 400050;China
Abstract:Since the counterfeit banknote detection techniques adopted by banknote counters currently sold on the market have such shortcomings as low sampling rate and incapability of sampling each banknote completely,there are inaccurate counterfeit banknote detection,for instance,missing detection and erroneous detection.In order to greatly decrease the missing detection rate and erroneous detection rate,a smart banknote counter with high counterfeit banknote detection accuracy is designed by adopting FPGA to contr...
Keywords:banknote counter  FPGA  counterfeit banknote detection  missing detection  erroneous detection  
本文献已被 CNKI 维普 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号