首页 | 本学科首页   官方微博 | 高级检索  
     

基于FPGA的FIR升余弦滚降滤波器设计与实现
引用本文:陈圣俭,郭晶晶.基于FPGA的FIR升余弦滚降滤波器设计与实现[J].通信电源技术,2007,24(2):19-21.
作者姓名:陈圣俭  郭晶晶
作者单位:华北电力大学研究生院,北京,102206
摘    要:为了降低FIR滤波器对FPGA资源的消耗,同时能够直接验证其滤波性能。文中采用乘法器和加法器共享以及MEALY型状态机的实现方法,以及卷积、插零等算法,来实现FIR升余弦滚降滤波设计,同时给出了在Quartus II环境下的时序仿真结果。实践表明,此方法可以节省大量的FPGA资源,仅仅需要100多个LE逻辑单元,就可以有效解决FIR数字滤波器算法在FPGA设计中资源紧张的问题。

关 键 词:FIR  滤波器  Quartus  
文章编号:1009-3664(2007)02-0019-03
收稿时间:2006-10-11
修稿时间:2006-10-11

Design and Implementation of Raised Cosine Roll-off FIR Filter Based on FPGA
CHEN Sheng-jian,GUO Jing-jing.Design and Implementation of Raised Cosine Roll-off FIR Filter Based on FPGA[J].Telecom Power Technologies,2007,24(2):19-21.
Authors:CHEN Sheng-jian  GUO Jing-jing
Affiliation:Computer Applications, North China Electric Power University, Beijing 102206,China
Abstract:In order to reduce FPGA resources consumption and to directly verify the function of FIR filter,multiplier processing instruments,sharing MEALY-state machine method and convolution and interpolation algorithm are adopted to achieve the raised cosine roll-off FIR filter design.The timing simulation results in Quartus II environment is also given in this paper.The practice shows that this method can save a lot of FPGA resources,which just need over 100 LE logic unit to effectively solve the FIR digital filter design algorithms in FPGA resource issues.
Keywords:FPGA
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号