首页 | 本学科首页   官方微博 | 高级检索  
     


Design of a 3-D fully depleted SOI computational RAM
Authors:Koob  JC Leder  DA Sung  RJ Brandon  TL Elliott  DG Cockburn  BF McIlrath  L
Affiliation:Dept. of Electr. & Comput. Eng., Univ. of Alberta, Edmonton, Alta., Canada;
Abstract:We introduce a three-dimensional (3-D) processor-in-memory integrated circuit design that provides progressively increasing processing power as the number of stacked dies increases, while incurring no extra design effort or mask sets. Innovative techniques for processor/memory redundancy and fast global bus evaluation are described. The architecture can be augmented with a nearest-neighbor physical 3-D communications network that can substantially reduce interconnect lengths and relieve routing congestion. The test chip, with 128 Kb of memory and 512 processing elements (PEs) on two fully depleted silicon-on-insulator (SOI) dies, can achieve a peak of 170 billion-bit-operations per second at 400 MHz.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号