首页 | 本学科首页   官方微博 | 高级检索  
     


A Logic Design Automation System for Generating Logic Diagram from Hardware Description
Authors:Mingye Liu  Shuming Guo  Huai Yang  Liangyu Jia  Enyu Hong
Affiliation:BeijingInstituteofTechnology
Abstract:This paper discusses a logic design automation system (LODAS) implemented on APOLLO DOMAIN workstation. LODAS can generate VLSI logic diagram from the hardware description. The system accepts many kinds of input description such as DDL or AHPL language description, functional array (truth table), covering array, Boolean equations or state transition tables. The system first simulates the functional description to verify the functional description of the system designed, then the translator translates the functional description into register transfer equations, Boolean equations and state transition equations automatically. Logic synthesis software partitions the translation result into a series of blocks, and transforms every small block into a multi-level NAND/NOR network according to the fan-in and fan-out restriction.
Keywords:NAND  NOR  DDL  VLSI
本文献已被 维普 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号