首页 | 本学科首页   官方微博 | 高级检索  
     

A New Classification of Path-Delay Fault Testability in Terms of Stuck-at Faults
作者姓名:SubhashisMajumder  BhargabB.Bhattacharya  VishwaniD.Agrawal  MichaelL.Bushnell
作者单位:[1]InternationalInstituteofInformationTechnology,Kolkata700091,India [2]ACMUnit,IndianStatisticalInstitute,Kolkata700108,India [3]DepartmentofECE,AuburnUniversity,Alabama,AL36849,U.S.A. [4]DepartmentofECE,RutgersUniversity,Piscataway,NJ08855,U.S.A.
基金项目:This work was funded in part by Motorola India Electronics Ltd., Bangalore 560042, India.
摘    要:A new classification of path-delay fault testability in a combinational circuit is presented in terms of testability of stuck-at faults in an equivalent circuit. Earlier results describing correlation of path-delay and stuck-at faults are either incomplete, or use a complex model of equivalent circuit based on timing parameters. It is shown here that a path-delay fault (rising or falling) is testable if and only if certain single or multiple stuck-at fault in the equivalent circuit is testable. Thus, all aspects of path-delay faults related to testability under various classification schemes can be interpreted using the stuck-at fault model alone. The results unify most of the existing concepts and provide a better understanding of path-delay faults in logic circuits.

关 键 词:延迟故障  假路径  冗余度  逻辑电路

A new classification of path-delay fault testability in terms of stuck-at faults
SubhashisMajumder BhargabB.Bhattacharya VishwaniD.Agrawal MichaelL.Bushnell.A New Classification of Path-Delay Fault Testability in Terms of Stuck-at Faults[J].Journal of Computer Science and Technology,2004,19(6):0-0.
Authors:Subhashis Majumder  Bhargab B Bhattacharya  Vishwani D Agrawal  Michael L Bushnell
Affiliation:(1) International Institute of Information Technology, 700091 Kolkata, India;(2) ACM Unit, Indian Statistical Institute, 700108 Kolkata, India;(3) Department of ECE, Auburn University, 36849 Alabama, AL, U.S.A.;(4) Department of ECE, Rutgers University, 08855 Piscataway, NJ, U.S.A.
Abstract:A new classification of path-delay fault testability in a combinational circuit is presented in terms of testability of stuck-at faults in an equivalent circuit. Earlier results describing correlation of path-delay and stuck-at faults are either incomplete, or use a complex model of equivalent circuit based on timing parameters. It is shown here that a path-delay fault (rising or falling) is testable if and only if certain single or multiple stuck-at fault in the equivalent circuit is testable. Thus, all aspects of path-delay faults related to testability under various classification schemes can be interpreted using the stuck-at fault model alone. The results unify most of the existing concepts and provide a better understanding of. path-delay faults in logic circuits.
Keywords:delay fault  false path  redundancy  stuck-at fault
本文献已被 CNKI 维普 万方数据 SpringerLink 等数据库收录!
点击此处可从《计算机科学技术学报》浏览原始摘要信息
点击此处可从《计算机科学技术学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号