STI process steps for sub-quarter micron CMOS |
| |
Authors: | P Sallagoity F Gaillard M Rivoire M Paoli M Haond S McClathie |
| |
Affiliation: | aFrance Telecom-CNET, B.P. 98, 38243 Meylan Cedex, France;bElectrotech, Thornbury Labs, Littleton-upon-Severn, Bristol BS12 1NP, UK |
| |
Abstract: | This paper presents Shallow Trench Isolation (STI) process steps for sub-1/4 μ CMOS technologies. Dummy active areas, vertical trench sidewalls, excellent gap filling, counter mask etch step and CMP end point detection, have been used for a 0.18 μm CMOS technology. Electrical results obtained with a 5.5 nm gate oxide thickness show good isolation down to 0.3 μm spacing. Good transistor performances have been demonstrated. |
| |
Keywords: | CMOS integrated circuits Etching Microelectronic processing Masks Gates (transistor) Shallow trench isolation (STI) |
本文献已被 ScienceDirect 等数据库收录! |
|