首页 | 本学科首页   官方微博 | 高级检索  
     


High-speed, low-power BiCMOS comparator using a pMOS variable load
Authors:Boni   A. Morandi   C.
Affiliation:Dipt. di Ingegeneria dell'Inf., Parma Univ.;
Abstract:
A novel BiCMOS latched comparator for high-speed, low-power applications is proposed. The resistive load of conventional current-steering comparators is replaced by a variable load made by a pMOS transistor that, during the comparison cycle, is successively biased in three different operating regions. This solution provides a lower power consumption than conventional architectures, without sacrificing sampling speed. Post-layout simulation results and measurements performed on the prototypes are presented
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号