首页 | 本学科首页   官方微博 | 高级检索  
     


G-vector: A New Model for Glitch Analysis in Logic Circuits
Authors:Ki-Seok Chung   Taewhan Kim  C.L. Liu
Affiliation:(1) Design Technology, Intel Corporation, Santa Clara, CA 95052, USA;(2) Dept. of Electrical Engineering & Computer Science and Advanced Information Technology Research Center (AITrc), Korea Advanced Institute of Science & Technology, Taejon, Korea;(3) Dept. of Computer Science, Tsing Hua University, Hsinchu, Taiwan, R.O.C
Abstract:One of the major factors which contribute to the power consumption in CMOS combinational logic circuits is the switching activities in the circuits. Many of such switching activities are due to spurious pulses, called glitches. In this paper, we propose a new model for describing signals that contain glitches, called G-vector. Unlike the previous works in which their primary concern is modeling the propagation of glitches to count the number of glitches in the circuits, our G-vector provides a general, but effective model for generation, propagation and elimination of glitches, enabling us to not only count the number of glitches but also locate the glitches so that such information can be utilized by system tools for the reduction of the number of glitches in the circuits. We provide a set of experimental results to demonstrate the effectiveness of our model.
Keywords:logic circuits  power estimation  synthesis  glitches
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号