一种10Gb/s具有周期性相位校准双沿触发CDR和CTLE/DFE组合均衡功能的接收端 |
| |
作者姓名: | 高茁 杨宗仁 赵莹 杨祎 张璐 黄令仪 胡伟武 |
| |
作者单位: | Institute;Computing;Technology;Chinese;Academy;Sciences;Graduate;University; |
| |
基金项目: | 国家高技术研究发展计划 |
| |
摘 要: | This paper presents the design of a 10 Gb/s low power wire-line receiver in the 65 nm CMOS process with 1 V supply voltage. The receiver occupies 300×500 μm2. With the novel half rate period calibration clock data recovery (CDR) circuit, the receiver consumes 52 mW power. The receiver can compensate a wide range of channel loss by combining the low power wideband programmable continuous time linear equalizer (CTLE) and decision feedback equalizer (DFE).
|
关 键 词: | 接收器 CDR 有限元 Gb 校准 元组 CMOS工艺 时钟数据恢复 |
收稿时间: | 2008-09-11 |
修稿时间: | 2008-11-01 |
本文献已被 CNKI 维普 等数据库收录! |