A framework for rapid evaluation of heterogeneous 3-D NoC architectures |
| |
Authors: | Efstathios Sotiriou-XanthopoulosAuthor Vitae Dionysios DiamantopoulosAuthor VitaeKostas Siozios George EconomakosAuthor VitaeDimitrios SoudrisAuthor Vitae |
| |
Affiliation: | School of Electrical and Computer Engineering, National Technical University of Athens, 9 Heroon Polytechneiou, Zographou Campus, 15780 Athens, Greece |
| |
Abstract: | The scalability of communication infrastructure in modern Integrated Circuits (ICs) becomes a challenging issue, which might be a significant bottleneck if not carefully addressed. Towards this direction, the usage of Networks-on-Chip (NoC) is a preferred solution. In this work, we propose a software-supported framework for quantifying the efficiency of heterogeneous 3-D NoC architectures. In contrast to existing approaches for NoC design, the introduced heterogeneous architecture consists of a mixture of 2-D and 3-D routers, which reduces the delay and power consumption with a slight impact on packet hops. More specifically, the experimental results with a number of DSP applications show the effectiveness of the introduced methodology, as we achieve on average 25% higher maximum operation frequency and 39% lower power consumption compared to the uniform 3-D NoCs. |
| |
Keywords: | Heterogeneous NoC 3-D integration Exploration framework CAD tool |
本文献已被 ScienceDirect 等数据库收录! |
|