首页 | 本学科首页   官方微博 | 高级检索  
     


A 0.8 V low power low phase-noise PLL
Authors:Han Yan  Liang Xiao  Zhou Haifeng  Xie Yinfang  Wong Waisum
Affiliation:1. Institute of Microelectronics and Photoelectronics, Zhefiang University, Hangzhou 310027, China
2. School of Information Science and Technology, Hangzhou Normal University, Hangzhou 310036, China
3. Department of Information Science and Electronic Engineering, Zhejiang University, Hangzhou 310027, China
4. Semiconductor Manufacturing International Corporation, Shanghai 201203, China
Abstract:A low power and low phase noise phase-locked loop (PLL) design for low voltage (0.8 V) applications is presented. The voltage controlled oscillator (VCO) operates from a 0.5 V voltage supply, while the other blocks operate from a 0.8 V supply. A differential NMOS-only topology is adopted for the oscillator, a modified precharge topology is applied in the phase-frequency detector (PFD), and a new feedback structure is utilized in the charge pump (CP) for ultra-low voltage applications. The divider adopts the extended true single phase clock DFF in order to operate in the high frequency region and save circuit area and power. In addition, several novel design techniques, such as removing the tail current source, are demonstrated to cut down the phase noise. Implemented in the SMIC 0.13 μm RF CMOS process and operated at 0.8 V supply voltage, the PLL measures a phase noise of-112.4 dBc/Hz at an offset frequency of I MHz from the carrier and a frequency range of 3.166-3.383 GHz. The improved PFD and the novel CP dissipate 0.39 mW power from a 0.8 V supply. The occupied chip area of the PFD and CP is 100 x 100 μm2. The chip occupies 0.63 mm2, and draws less than 6.54 mW from a 0.8 V supply.
Keywords:phase-locked loop  voltage control oscillator  low voltage  low power  low phase noise
本文献已被 CNKI 万方数据 等数据库收录!
点击此处可从《半导体学报》浏览原始摘要信息
点击此处可从《半导体学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号