首页 | 本学科首页   官方微博 | 高级检索  
     


A 40-GHz static frequency divider with quadrature outputs in 80-nm CMOS
Authors:Kromer  C von Buren  G Sialm  G Morf  T Ellinger  F Jackel  H
Affiliation:Electron. Lab., Swiss Fed. Inst. of Technol., Zurich, Switzerland;
Abstract:The implemented static frequency divider provides quadrature (Q) clock outputs and divides frequencies up to 44GHz. The core divider circuit consists of two current-mode logic (CML) latches and consumes 3.2mW from a 1.1-V supply. The divided outputs result in a peak-to-peak and rms jitter of 6.3 and 0.8ps, respectively, and the maximum phase mismatch between the in-phase (I) and Q-outputs amounts to 1ps at an input frequency of 40GHz. The high division frequency is achieved by employing resistive loads, inductive peaking, and optimizing the circuit layout for reduced parasitic capacitances in the latches. The core divider consumes a chip area of 30/spl mu/m/spl times/40/spl mu/m only.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号