首页 | 本学科首页   官方微博 | 高级检索  
     


A CMOS Analog Multiplier Free from Mobility Reduction and Body Effect
Authors:Eitake Ibaragi  Akira Hyogo  Keitaro Sekine
Affiliation:(1) Department of Electrical and Engineering, Science University of Tokyo, Noda-shi, 278–8510, Japan
Abstract:
This paper proposes a novel CMOS analog multiplier. As its significant merit, it is free from mobility reduction and body effect. Thus, the proposed multiplier is expected to have good linearity, comparing with conventional multipliers. Four transistors operating in the linear region constitute the input cell of the multiplier. Their sources and backgates are connected to the ground to cancel the body effect. Their gates are fixed to the same bias voltage to remove the effect of the mobility reduction. Input signals are applied to the drains of the input cell transistors through modified nullors. The simulation results show that THD is less than 0.8% for 0.6 Vp-p input signal at 2.5 V supply voltage, and that the 3 dB bandwidth is up to about 13.3 MHz.
Keywords:analog signal processing  MOS analog circuit  analog multiplier  mobility reduction  body effect
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号