首页 | 本学科首页   官方微博 | 高级检索  
     


Customizing floating-point units for FPGAs: Area-performance-standard trade-offs
Authors:Pedro Echeverrí  a,Marisa Ló  pez-Vallejo[Author vitae]
Affiliation:Departamento de Ingeniería Electrónica, Universidad Politécnica de Madrid, Spain
Abstract:The high integration density of current nanometer technologies allows the implementation of complex floating-point applications in a single FPGA. In this work the intrinsic complexity of floating-point operators is addressed targeting configurable devices and making design decisions providing the most suitable performance-standard compliance trade-offs. A set of floating-point libraries composed of adder/subtracter, multiplier, divisor, square root, exponential, logarithm and power function are presented. Each library has been designed taking into account special characteristics of current FPGAs, and with this purpose we have adapted the IEEE floating-point standard (software-oriented) to a custom FPGA-oriented format. Extended experimental results validate the design decisions made and prove the usefulness of reducing the format complexity.
Keywords:Floating-point arithmetic   FPGAs   Library of operators   High performance
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号