首页 | 本学科首页   官方微博 | 高级检索  
     

应用于高速CMOS图像传感器的10比特列并行循环式ADC
引用本文:韩烨,李全良,石匆,吴南健.应用于高速CMOS图像传感器的10比特列并行循环式ADC[J].半导体学报,2013,34(8):085016-6.
作者姓名:韩烨  李全良  石匆  吴南健
作者单位:State Key Laboratory of Superlattices and Microstructures,Institute of Semiconductors,Chinese Academy of Sciences
摘    要:This paper presents a high-speed column-parallel cyclic analog-to-digital converter(ADC) for a CMOS image sensor.A correlated double sampling(CDS) circuit is integrated in the ADC,which avoids a stand-alone CDS circuit block.An offset cancellation technique is also introduced,which reduces the column fixed-pattern noise(FPN) effectively.One single channel ADC with an area less than 0.02 mm~2 was implemented in a 0.13μm CMOS image sensor process.The resolution of the proposed ADC is 10-bit,and the conversion rate is 1.6 MS/s. The measured differential nonlinearity and integral nonlinearity are 0.89 LSB and 6.2 LSB together with CDS, respectively.The power consumption from 3.3 V supply is only 0.66 mW.An array of 48 10-bit column-parallel cyclic ADCs was integrated into an array of CMOS image sensor pixels.The measured results indicated that the ADC circuit is suitable for high-speed CMOS image sensors.

关 键 词:CMOS  image  sensor  column-parallel  cyclic  ADC  correlated  double  sampling  offset  cancellation

A 10-bit column-parallel cyclic ADC for high-speed CMOS image sensors
Han Ye,Li Quanliang,Shi Cong and Wu Nanjian.A 10-bit column-parallel cyclic ADC for high-speed CMOS image sensors[J].Chinese Journal of Semiconductors,2013,34(8):085016-6.
Authors:Han Ye  Li Quanliang  Shi Cong and Wu Nanjian
Affiliation:State Key Laboratory of Superlattices and Microstructures, Institute of Semiconductors, Chinese Academy of Sciences,Beijing 100083, China
Abstract:
Keywords:CMOS image sensor  column-parallel cyclic ADC  correlated double sampling  offset cancellation
本文献已被 CNKI 万方数据 等数据库收录!
点击此处可从《半导体学报》浏览原始摘要信息
点击此处可从《半导体学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号