首页 | 本学科首页   官方微博 | 高级检索  
     

A 130 nm CMOS low-power SAR ADC for wide-band communication systems
作者姓名:边程浩  颜俊  石寅  孙玲
基金项目:Project supported by the Natural Science Foundation for Key Program of Jiangsu Higher Education Institutions (No. 09KJA510001).
摘    要:This paper presents a low power 9-bit 80 MS/s SAR ADC with comparator-sharing technique in 130 nm CMOS process. Compared to the conventional SAR ADC, the sampling phase is removed to reach the full efficiency of the comparator. Thus the conversion rate increases by about 20% and its sampling time is relaxed. The design does not use any static components to achieve a widely scalable conversion rate with a constant FOM. The floorplan of the capacitor network is custom-designed to suppress the gain mismatch between the two DACs. The 'set-and- down' switching procedure and a novel binary-search error compensation scheme are utilized to further speed up the SA bit-cycling operation. A very fast logic controller is proposed with a delay time of only 90 ps. At 1.2 V supply and 80 MS/s the ADC achieves an SNDR of 51.4 dB and consumes 1.86 mW, resulting in an FOM of 76.6 fJ/conversion-step. The ADC core occupies an active area of only 0.089 mm2.

关 键 词:CMOS工艺  ADC  SAR  宽带通信系统  低功耗  纳米  采样时间  定制设计
收稿时间:7/9/2013 12:00:00 AM

A 130 nm CMOS low-power SAR ADC for wide-band communication systems
Bian Chenghao,Yan Jun,Shi Yin and Sun Ling.A 130 nm CMOS low-power SAR ADC for wide-band communication systems[J].Chinese Journal of Semiconductors,2014,35(2):025003-8.
Authors:Bian Chenghao  Yan Jun  Shi Yin and Sun Ling
Affiliation:Institute of Semiconductors, Chinese Academy of Sciences, Beijing 100083, China;Jiangsu Key Laboratory of ASIC Design, Nantong University, Nantong 226019, China;Institute of Semiconductors, Chinese Academy of Sciences, Beijing 100083, China;Institute of Semiconductors, Chinese Academy of Sciences, Beijing 100083, China;Jiangsu Key Laboratory of ASIC Design, Nantong University, Nantong 226019, China
Abstract:ADC SAR capacitor-sharing error compensation capacitor array dynamic logic
Keywords:ADC  SAR  capacitor-sharing  error compensation  capacitor array  dynamic logic
本文献已被 维普 等数据库收录!
点击此处可从《半导体学报》浏览原始摘要信息
点击此处可从《半导体学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号