首页 | 本学科首页   官方微博 | 高级检索  
     

A power-efficient 12-bit analog-to-digital converter with a novel constant-resistance CMOS input sampling switch
作者姓名:景鑫  庄奕琪  汤华莲  戴力  杜永乾  张丽  段宏波
作者单位:[1]Ministry of Education Key Laboratory of Wide Band-Gap Semiconductor Materials and Device, Xidian University,Xi'an 710071, China [2]Intel Mobile Communications Technology Ltd., Xi'an 710075, China
基金项目:Project supported by the National Science and Technology Major Projects of China (No. 2012ZX03001018-001) and the Fundamental Research Funds for the Central Universities, China (No. K50511250006).
摘    要:Apower-efficient 12-bit40-MS/spipelineanalog-to-digitalconverter(ADC)implementedina0.13 μm CMOS technology is presented. A novel CMOS bootstrapping switch, which offers a constant on-resistance over the entire input signal range, is used at the sample-and-hold front-end to enhance the dynamic performance of the pipelined ADC. By implementing with 2.5-bit-per-stage and a simplified amplifier sharing architecture between two successive pipeline stages, a very competitive power consumption and small die area can be achieved. Meanwhile, the substrate-biasing-effect attenuated T-type switches are introduced to reduce the crosstalk between the two op- amp sharing successive stages. Moreover, a two-stage gain boosted recycling folded cascode (RFC) amplifier with hybrid frequency compensation is developed to further reduce the power consumption and maintain the ADC's performance simultaneously. The measured results imply that the ADC achieves a spurious-free dynamic range (SFDR) of 75.7 dB and a signal-to-noise-plus-distortion ratio (SNDR) of 62.74 dB with a 4.3 MHz input signal; the SNDR maintains over 58.25 dB for input signals up to 19.3MHz. The measured differential nonlinearity (DNL) and integral nonlinearity (INL) are -0.43 to +0.48 LSB and -1.62 to + 1.89 LSB respectively. The prototype ADC consumes 28.4 mW under a 1.2-V nominal power supply and 40 MHz sampling rate, transferring to a figure- of-merit (FOM) of 0.63 pJ per conversion-step.

关 键 词:CMOS技术  电源效率  采样率  数字转换器  开关  S输入  运算放大器  积分非线性

A power-efficient 12-bit analog-to-digital converter with a novel constant-resistance CMOS input sampling switch
Jing Xin,Zhuang Yiqi,Tang Hualian,Dai Li,Du Yongqian,Zhang Li and Duan Hongbo.A power-efficient 12-bit analog-to-digital converter with a novel constant-resistance CMOS input sampling switch[J].Chinese Journal of Semiconductors,2014,35(2):025002-10.
Authors:Jing Xin  Zhuang Yiqi  Tang Hualian  Dai Li  Du Yongqian  Zhang Li and Duan Hongbo
Affiliation:Ministry of Education Key Laboratory of Wide Band-Gap Semiconductor Materials and Device, Xidian University, Xi'an 710071, China;Ministry of Education Key Laboratory of Wide Band-Gap Semiconductor Materials and Device, Xidian University, Xi'an 710071, China;Ministry of Education Key Laboratory of Wide Band-Gap Semiconductor Materials and Device, Xidian University, Xi'an 710071, China;Ministry of Education Key Laboratory of Wide Band-Gap Semiconductor Materials and Device, Xidian University, Xi'an 710071, China;Ministry of Education Key Laboratory of Wide Band-Gap Semiconductor Materials and Device, Xidian University, Xi'an 710071, China;Ministry of Education Key Laboratory of Wide Band-Gap Semiconductor Materials and Device, Xidian University, Xi'an 710071, China;Ministry of Education Key Laboratory of Wide Band-Gap Semiconductor Materials and Device, Xidian University, Xi'an 710071, China;Intel Mobile Communications Technology Ltd., Xi'an 710075, China
Abstract:analog-to-digital convert pipeline op-amp sharing CMOS bootstrapping switch hybrid compensation low-voltage
Keywords:analog-to-digital convert  pipeline  op-amp sharing  CMOS bootstrapping switch  hybrid compensation  low-voltage
本文献已被 维普 等数据库收录!
点击此处可从《半导体学报》浏览原始摘要信息
点击此处可从《半导体学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号