首页 | 本学科首页   官方微博 | 高级检索  
     

基于耦合式电平位移结构的高压集成电路
引用本文:乔明,方健,李肇基,张波.基于耦合式电平位移结构的高压集成电路[J].半导体学报,2006,27(11):2040-2045.
作者姓名:乔明  方健  李肇基  张波
作者单位:电子科技大学微电子与固体电子学院,成都 610054;电子科技大学微电子与固体电子学院,成都 610054;电子科技大学微电子与固体电子学院,成都 610054;电子科技大学微电子与固体电子学院,成都 610054
摘    要:设计并实现一种耦合式C型(coupled)高压电平位移结构,避免常用S型结构中LDMOS漏极高压互连线(HVI)跨过器件源侧及高压结终端时的两处高场区,以直接耦合式实现了高压电平位移和高低压隔离,且减小了芯片面积.借助Pwell,Nepi,P-sub所形成的JFET效应增加C型结构中隔离电阻;引入金属场板MFP,防止LD-MOS的栅、漏与高压结终端多晶场板短接.利用作者开发的高压SPSM CD工艺,成功研制出基于C型电平位移结构的1000V三相功率MOS栅驱动集成电路.结果表明,C型电平位移结构的最高耐压为1040V,较常用S型结构提高了62.5%,所研制的1000V电路可满足AC220V,AC380V高压领域的需要.

关 键 词:耦合式  电平位移  高压互连线  高压集成电路  合式  高压电平位移  位移结构  高压集成电路  Structure  Shift  Level  高耐压  结果  驱动集成电路  三相功率  工艺  开发  利用  短接  晶场  金属  隔离电阻  效应  JFET
文章编号:0253-4177(2006)11-2040-06
收稿时间:05 25 2006 12:00AM
修稿时间:2006年5月25日

HVIC with Coupled Level Shift Structure
Qiao Ming,Fang Jian,Li Zhaoji and Zhang Bo.HVIC with Coupled Level Shift Structure[J].Chinese Journal of Semiconductors,2006,27(11):2040-2045.
Authors:Qiao Ming  Fang Jian  Li Zhaoji and Zhang Bo
Affiliation:College of Microelectronics and Solid-State Electronics,University of Electronic Science and Technology,Chengdu 610054,China;College of Microelectronics and Solid-State Electronics,University of Electronic Science and Technology,Chengdu 610054,China;College of Microelectronics and Solid-State Electronics,University of Electronic Science and Technology,Chengdu 610054,China;College of Microelectronics and Solid-State Electronics,University of Electronic Science and Technology,Chengdu 610054,China
Abstract:A coupled level shift structure is designed and implemented.Compared with conventional S level shift structures,the two high electric fields of an LDMOS and a high voltage junction termination (HVJT) introduced by a high voltage interconnection (HVI) are avoided. The HV level shift and isolation of the high side and low side are directly coupled,so the chip size is reduced.The isolated resistor in the C level shift structure can be increased by a JFET consisting of a Pwell,Nepi,and P-sub,and the short of a poly field plate (PFP) in the LDMOS and HVJT is avoided by use of a metal field plate (MFP).Using HV single poly single metal (SPSM) CMOS DMOS (CD) technology developed by us,we experiment on a 1000V 3-phase power MOS gate driver circuit with C level shift structure successfully.The experimental results show that the maximal breakdown voltage of the C level shift structure is 1040V,which is 62.5% higher than that of a conventional S structure.The 1000V HVIC can be used for the HV application of AC220V and AC380V.
Keywords:coupled  level shift  HVI  HVIC
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《半导体学报》浏览原始摘要信息
点击此处可从《半导体学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号