首页 | 本学科首页   官方微博 | 高级检索  
     


System-level modeling and performance evaluation of multistage optical network on chips (MONoCs)
Authors:Luying?Bai  Email author" target="_blank">Huaxi?GuEmail author  Yawen?Chen  Haibo?Zhang  Xinyao?Xu  Yintang?Yang
Affiliation:1.State Key Laboratory of ISN,Xidian University,Xi’an,China;2.China Information Technology Designing Consulting Institute Co. Ltd,Zhengzhou,China;3.Department of Computer Science,The University of Otago,Dunedin,New Zealand;4.Institute of Microelectronics,Xidian University,Xi’an,China
Abstract:With the number of CPU cores on a processor chip increasing rapidly, conventional electronic interconnects for core-to-core communication have run into a bottleneck. Recently, rapid development has been achieved for photonic technologies, which makes optical network on chip become an emerging solution to breakthrough electronic interconnect limitations. Multistage optical network on chips (MONoCs), by adopting multiple stages in the architecture, have great potentials to achieve the advantages of energy efficiency, high performance and scalability. To benefit from these advantages, we design a novel system-level model for MONoCs, which allows us to evaluate the performance by modeling and analyzing the latency, loss and crosstalk. The model is validated by simulation, which demonstrates that we can identify and predict some potential problems, such as latency jitter and asymmetry insertion loss distribution. Results show that our proposed model can provide insightful guidance for designing multistage optical network on chip.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号